### 18CS 33

# ANALOG AND DIGITAL ELECTRONICS

### **MODULE 4**

## VHDL, LATCHES AND FLIP-FLOPS

Mahesh Prasanna K. Dept. of CSE, VCET.

#### **INTRODUCTION TO VHDL**

- \* VHDL stands for VHSIC-HDL (Very High Speed Integrated Circuit-Hardware Description Language).
- \* VHDL is a hardware description language that is used to describe the behavior and structure of digital systems.
- \* VHDL is a general-purpose hardware description language which can be used to describe and simulate the operation of a wide variety of digital systems, ranging in complexity from a few gates to an interconnection of many complex integrated circuits.
- \* VHDL was originally developed to allow a uniform method for specifying digital systems. The VHDL language became an IEEE standard in 1987, and it is widely used in industry. IEEE published a revised VHDL standard in 1993.

- \* VHDL can describe a digital system at several different levels—behavioral, data flow, and structural. For example,
  - \* A binary adder could be described at the *behavioral level* in terms of its function of adding two binary numbers, without giving any implementation details.
  - \* The same adder could be described at the *data flow level* by giving the logic equations for the adder.
  - \* Finally, the adder could be described at the *structural level* by specifying the interconnections of the gates which make up the adder.

### VHDL DESCRIPTION OF COMBINATIONAL CIRCUITS

- \* In VHDL, a signal assignment statement has the form:
  - \*  $C \le A$  and B after 5 ns; signal\_name  $\le$  expression [after delay];
  - \* A VHDL signal (are *concurrent*) is used to describe a signal in a physical system.
  - \* Square brackets indicate that after delay is *optional*.
  - \* If after delay is omitted, then the signal is scheduled to be updated after a *delta delay*,  $\Delta$  (infinitesimal delay).
  - \* VHDL is not case sensitive.
  - \* VHDL identifiers may contain letters, numbers, and the underscore character.
  - \* An *identifier must start with a letter*, and it cannot end with an underscore.
  - \* VHDL statement can be continued over several lines.
  - \* anything following a *double dash* (--) is treated as a comment.
  - \* Words such as *and*, *or*, and *after* are reserved words (or *keywords*).

\* The gate circuit of the following Figure has five signals: *A*, *B*, *C*, *D*, and *E*. The symbol "<=" "is the *signal assignment operator* which indicates that the value computed on the right-hand side is assigned to the signal on the left side.



\* Dataflow Description

 $C \le A$  and B after 5 ns;

E <= C or D after 5 ns;

\* Behavioral Description

 $E \leq D or (A and B);$ 

Structural Description

Gate1: AND2 port map (A, B, D);

*Gate2: OR2 port map (C, D, E);* 



to the input



CLK <= not CLK after 10 ns;

5

#### \* Bit & Vector



- -- when A changes, these concurrent
- -- statements all execute at the same time

D <= A and B after 2 ns;

E <= not A after 1 ns;

F <= A or C after 3 ns;

-- the hard way

 $C(3) \le A(3)$  and B(3);

 $C(2) \le A(2)$  and B(2);

 $C(1) \le A(1)$  and B(1);

 $C(0) \le A(0)$  and B(0);

-- the easy way

 $C \le A$  and B;

#### \* Inertial Delay Model

A device with an inertial delay of *D* time units filters out output changes that would occur in less than or equal to D time units.

- \* Signal assignment statements containing "after delay" create what is called an *inertial delay model*.
  - \* Consider a device with an inertial delay of *D* time units.
  - \* If an input change to the device will cause its output to change, then the output changes *D* time units later.
  - \* But, if the device receives two input changes within a period of *D* time units; the device output does not change in response to either input change.
- \* Example: Consider the signal assignment C <= A and B after 10 ns; Assume A and B are initially 1, and A changes to 0 at 15 ns, to 1 at 30 ns, and to 0 at 35 ns. Then C changes to 1 at 10 ns and to 0 at 25 ns, but C does not change in response to the A changes at 30 ns and 35 ns.

  MP, CSE, VCET

#### \* Ideal (Transport) Delay Model

- \* Output changes caused by input changes to a device exhibiting an ideal (transport) delay of *D* time units are delayed by *D* time units, and the output changes occur even if they occur within *D* time units.
- \* The VHDL signal assignment statement that models ideal (transport) delay is signal\_name <= transport expression after delay
- \* Example: consider the signal assignment  $C \le transport A$  and B after 10 ns; Assume A and B are initially 1 and A changes to 0 at 15 ns, to 1 at 30 ns, and to 0 at 35 ns. Then C changes to 1 at 10 ns, to 0 at 25 ns, to 1 at 40 ns, and to 0 at 45 ns. Note that the last two changes are separated by just 5 ns.

#### VHDL MODELS FOR MULTIPLEXERS



The corresponding VHDL statement is

$$F \leq (\text{not } A \text{ and } I0) \text{ or } (A \text{ and } I1);$$

MUX by a conditional signal assignment statement,

$$F \leq I0 \text{ when } A = '0' \text{ else } I1;$$

The general form of a conditional signal assignment statement is

signal\_name <= expression1 when condition1 else expression2 when condition2 [else expressionN];

Two Cascaded MUXes



F <= A when E = '1' else B when D = '1' else C;

#### \* 4-to-1 MUX

$$F = A'B'I_0 + A'BI_1 + AB'I_2 + ABI_3.$$

 $F \le (not A \text{ and not } B \text{ and } I0) \text{ or } (not A \text{ and } B \text{ and } I1) \text{ or } (A \text{ and not } B \text{ and } I2) \text{ or } (A \text{ and } B \text{ and } I3);$ 



```
sel <= A&B;
-- selected signal assignment statement
with sel select
F <= 10 when "00",
11 when "01",
12 when "10",
13 when "11";
```

```
F <= 10 when A = '0' and B = '0'
else I1 when A = '0' and B = '1'
else I2 when A = '1' and B = '0'
else I3;
```

The general form of a selected signal assignment statement is

with expression\_s select
signal\_s <= expression1 [after delay-time] when choice1,
expression2 [after delay-time] when choice2,
...
[expression\_n [after delay-time] when others];

#### VHDL MODULES



```
entity two_gates is
    port (A,B,D: in bit; E: out bit);
end two_gates;
architecture gates of two_gates is
    signal C: bit;
begin
    C <= A and B; -- concurrent
    E <= C or D; -- statements
end gates;</pre>
```

- When we describe a system in VHDL, we must specify an *entity* and *architecture* at the top level.
- The *entity* declaration gives the name "*two\_gates*" to the module.
- The *port* declaration specifies the inputs and outputs to the module. A, B, and D are input signals of type bit, and E is an output signal of type bit.
- The *architecture* is named "*gates*".
- The signal *C* is declared within the architecture because it is an internal signal. The two concurrent statements that describe the gates are placed between the keywords *begin* and *end*.

  MP, CSE, VCET

Example: To write the entity and architecture for a full adder module.

The entity specifies the inputs and outputs of the adder module, as shown in the following Figure. The port declaration specifies that X, Y and Cin are input signals of type bit, and that Cout and Sum are output signals of type bit.



The operation of the full adder is specified by an architecture declaration:

```
architecture Equations of FullAdder is
begin -- concurrent assignment statements
Sum <= X xor Y xor Cin after 10 ns;
Cout <= (X and Y) or (X and Cin) or (Y and Cin) after 10 ns;
end Equations;
```

In this example, the architecture name (Equations) is arbitrary, but the entity name (FullAdder) must match the name used in the associated entity declaration.

The VHDL assignment statements for Sum and Cout represent the logic equations for the full adder. Several other architectural descriptions such as a truth table or an interconnection of gates could have been used instead. In the Cout equation, parentheses are required around (X and Y) because VHDL does not specify an order of precedence for the logic operators.

# \* Four-Bit Full Adder Co Full Adder C3 Full Adder C4 Full Adder C5 Full Adder C7 Full Adder Full Adder C7 Full Adder Full Ad

```
entity Adder4 is
   port (A, B: in bit vector(3 downto 0); Ci: in bit; -- Inputs
       S: out bit vector(3 downto 0); Co: out bit); -- Outputs
end Adder4:
architecture Structure of Adder4 is
component FullAdder
   port (X, Y, Cin: in bit; -- Inputs
       Cout, Sum: out bit); -- Outputs
end component;
signal C: bit vector(3 downto 1);
begin -- instantiate four copies of the FullAdder
   FA0: FullAdder port map (A(0), B(0), Ci, C(1), S(0));
   FA1: FullAdder port map (A(1), B(1), C(1), C(2), S(1));
   FA2: FullAdder port map (A(2), B(2), C(2), C(3), S(2));
   FA3: FullAdder port map (A(3), B(3), C(3), Co, S(3));
end Structure;
```

#### Homework:

- 1] Write VHDL statements that represent the following circuit:
  - a) Write a statement for each gate.
  - b) Write one statement for the whole circuit.



2] Draw the circuit represented by the following VHDL statements:

$$F \le E$$
 and  $I$ ;  
 $I \le G$  or  $H$ ;  
 $G \le A$  and  $B$ ;  
 $H \le D$  not  $C$  and  $D$ :

- 3] Write
  - a) a complete VHDL module for a two-input NAND gate with 4-ns delay.
  - b) Write a complete VHDL module for the following circuit that uses the NAND gate module of Part (a) as a component.



#### **LATCHES & FLIP-FLOPS**

- \* Sequential switching circuits have the property that the *output depends* not only on the present input but also on the past sequence of inputs.
- \* In effect, these circuits must be able to "remember" something about the past history of the inputs in order to produce the present output.
- \* Latches and flip-flops are commonly used *memory devices* in sequential circuits.
- \* Basically, latches and flip-flops are memory devices which
  - \* can assume one of two stable output states and
  - \* have one or more inputs that can cause the output state to change.

#### **SET RESET LATCH**

- \* A simple latch can be constructed by introducing feedback into a NOR-gate circuit, as given in the following Figure (a).
- \* As indicated, if the inputs are S = R = 0, the circuit can assume a stable state with Q = 0 and P = 1.



\* The circuit is often drawn in cross-coupled form, as shown in Figure (a).



 $Q^+ = R'S + R'Q$ 

or

$$P(t) = S(t)'Q(t)'$$
 or  $P = S'Q'$ 



| 12   | _     |       |     |       |       |     |                      |   |
|------|-------|-------|-----|-------|-------|-----|----------------------|---|
| RQ   | 0     | 1     | 5   | R     | Q     | Q+  |                      | ( |
| 00   | 0     |       | 0   | 0     | 0     | 0   |                      |   |
|      |       |       | 0   | 0     | 1     | 1   |                      |   |
| 01   | (1    | 1     | 0   | 1     | 0     | 0   |                      |   |
|      |       |       | 0   | 1     | 1     | 0   | Ot G . PLO           |   |
| - 11 | 0     | x     | 1   | 0     | 0     | 1   | $Q^+ = S + R'Q$      | ١ |
|      | _     | ^     | 1   | 0     | 1     | 1   |                      |   |
| 10   |       | X     | 1   | 1     | 0     | -1ı | nnuts not            |   |
| 10   | 0     |       | 1   | 1     | 1     | -Ja | nputs not<br>allowed |   |
|      | (a) Q | + map | (b) | Truth | table |     | MP, CSE, VC          |   |

| Present | Next State Q <sup>+</sup> |    |    |    | Present Output P |    |    |    |
|---------|---------------------------|----|----|----|------------------|----|----|----|
| State   | SR                        | SR | SR | SR | SR               | SR | SR | SR |
| Q       | 00                        | 01 | 11 | 10 | 00               | 01 | 11 | 10 |
| 0       | 0                         | 0  | 0  | 1  | 1                | 1  | 0  | 0  |
| 1       | 1                         | 0  | 0  | 1  | 0                | 0  | 0  | 0  |

\* An alternative form of the S-R latch uses NAND gates, as shown in the following Figure.



\* Applications of S-R Latch:



#### **GATED D LATCH**

\* A gated D latch has two inputs—a data input (D) and a gate input

- \* When G = 0, S = R = 0, so Q does not change.
- \* When G = 1 \* D = 1, S = 1 and R = 0, so Q is set to 1.











#### EDGE TRIGGERED D FLIP-FLOP

- \* A D flip-flop has two inputs, D (data) and Clk (clock).
- \* Unlike the D latch, the flip-flop output changes only in response to the clock, not to a change in D.
  - \* If the output can change in response to
    - \* a 0 to 1 transition on the clock input, we say that the flip-flop is triggered on the *rising* edge (or *positive edge*) of the clock.
    - \* a 1 to 0 transition on the clock input, we say that the flip-flop is triggered on the *falling* edge (or negative edge) of the clock.
  - \* An *inversion bubble* on the clock input indicates a *falling-edge trigger* (Figure (b)), and no bubble indicates a rising-edge trigger (Figure (a)).
  - \* The term *active edge* refers to the clock edge (rising or falling) that triggers

the flip-flop state change.



- \* A flip-flop changes state only on the active edge of the clock; the *propagation delay* (*tp*) of a flip-flop is the time between the active edge of the clock and the resulting change in the output.
- \* There are also timing issues associated with the D input.
  - \* To function properly, the *D* input to an edge-triggered flip-flop must be held at a constant value for a period of time before and after the active edge of the clock.
  - \* If D changes at the same time as the active edge, the behavior is unpredictable.

- \* The amount of time that the *D* input must be stable before the active edge is called the *setup time* (*tsu*),
- \* The amount of time that the D input must hold the same value after the active edge is the *hold time* (th).



\* Using these timing parameters, we can determine the minimum clock period for a circuit which will not violate the timing constraints.

\* Figure (a): Inverter has a propagation delay of 2 ns, and the flip-flop has a propagation delay of 5 ns and a setup time of 3 ns.



#### **SR FLIP-FLOP**

- \* An S-R flip-flop is similar to an S-R latch in that S = 1 sets the Q output to 1, and R = 1 resets the Q output to 0.
- \* The difference is that the flip-flop has a clock input; and the Q output can change only after an active clock edge.



#### Operation summary:

$$S = R = 0$$
 No state change  
 $S = 1, R = 0$  Set  $Q$  to 1 (after active Ck edge)

$$S = 0, R = 1$$
 Reset Q to 0 (after active Ck edge)

$$S = R = 1$$
 Not allowed

The following Figure shows an S-R (a) flip-flop constructed from two S-R latches and gates. This flipchanges flop state after the rising edge of the clock. The circuit is often referred to as a master-slave



(a) Implementation with two latches



(b) Timing analysis

flop. Mr, cse, vce i

#### JK FLIP-FLOP





#### T FLIP-FLOP





#### Timing Diagram for T Flip-Flop (Falling-Edge Trigger)





$$Q^+ = JQ' + K'Q = TQ' + T'Q$$



 $Q^+ = Q \oplus TQ' + T'Q$ 

(a) Conversion of J-K to T

(b) Conversion of D to T

#### FLIP-FLOP WITH ADDITIONAL INPUTS



\* Flip-flops often have additional inputs which can be used to set the flip-flops to an initial state independent of the clock.



| Ck       | D | PreN | ClrN | $Q^+$         |
|----------|---|------|------|---------------|
| X        | Х | 0    | 0    | (not allowed) |
| X        | X | 0    | 1    | 1             |
| X        | X | 1    | 0    | 0             |
| <b>↑</b> | 0 | 1    | 1    | 0             |
| 1        | 1 | 1    | 1    | 1             |
| 0,1,↓    | X | 1    | 1    | Q (no change) |
|          |   |      | (b)  |               |

Timing Diagram for D Flip-Flop with Asynchronous Clear and Preset



#### \* Characteristic Equations of Flip-Flops

| S | R | Q÷ |
|---|---|----|
| 0 | 0 | Q  |
| 0 | 1 | 0  |
| 1 | 0 | 1  |
| 1 | 1 | ?  |



| J | K | Q+      |
|---|---|---------|
| 0 | 0 | Q       |
| 0 | 1 | 0       |
| 1 | 0 | 1       |
| 1 | 1 | $ar{Q}$ |

| T | Q | Q <sup>+</sup> |
|---|---|----------------|
| 0 | 0 | 0              |
| 0 | 1 | 1              |
| 1 | 0 | 1              |
| 1 | 1 | 0              |

#### SR Flip-Flop:



#### D Flip-Flop:



(S-R latch or flip-flop)

(gated D latch)

(D flip-flop)

#### JK Flip-Flop:





$$Q^+ = D \cdot CE + Q \cdot CE'$$

$$Q^+ = JQ' + K'Q$$

$$Q^+ = T \oplus Q = TQ' + T'Q$$

#### \* Flip-Flop as Finite State Machine

\* State Transition Diagrams of SR, D, JK & T Flip-Flops

| $Q \to Q_{n+1}$ |   | S | R | J | K | D | T |
|-----------------|---|---|---|---|---|---|---|
| 0               | 0 | 0 | X | 0 | X | 0 | 0 |
| 0               | 1 | 1 | 0 | 1 | Х | 1 | 1 |
| 1               | 0 | 0 | 1 | х | 1 | 0 | 1 |
| 1               | 1 | X | 0 | Х | 0 | 1 | 0 |

Excitation Table of Flip-Flops

#### Homework:

1] Assume that the inverter in the given circuit has a propagation delay of 5 ns and the AND gate has a propagation delay of 10 ns. Draw a timing diagram for the circuit showing X, Y, and Z. Assume that X is initially 0, Y is initially 1, after 10 ns X becomes 1 for 80 ns, and then X is 0 again.



2] Complete the following timing diagram for the flip-flop:



3] Complete the following timing diagram for a J-K flip-flop with a falling-edge trigger and asynchronous <u>ClrN</u> and <u>PreN</u> inputs.



4] Complete the following timing diagram for an S-R latch. Assume Q begins at 1.



- 5] Convert by adding external gates: (a) a D flip-flop to a J-K flip-flop; (b) a T flip-flop to a D

- flip-flop;
- (c) a T flip-flop to a D flip-flop with clock enable.